Jorge Ignacio Serrano Baez - 164467 Adrian Enrique Diaz Fornes - 171791. Jonathan Eliasib Rosas Tlaczani - 168399.

# HW No.2:Lightweight Cipher PRESENT. ARK and S-Box.

Selected Topics 1 - LRT3062

May 6, 2025

Spring 2024

Robotics and Telecommunications Engineering.

Computation, Electronics and Mecatronics Department, Universidad de las Américas Puebla, Puebla, México 72810



#### Abstract

An extensive analysis of the S-Box operation (sBoxLayer) and the first Add Round Key (ARK) of the PRESENT lightweight cipher is presented in this research. The study describes the PRESENT internal structure and the stages involved in operating the ARK and S-Box, with a particular emphasis on the First Round. The main goal is to become acquainted with these basic PRESENT cipher operations, which will improve comprehension of lightweight cryptography algorithms and how to use them in real-world scenarios.

# Introduction

In the field of cryptography, finding safe and effective cryptographic algorithms is crucial, particularly in light of today's networked digital surroundings. One significant advancement in this field is the rise of lightweight ciphers, which are distinguished by their low hardware implementation complexity. Because of this characteristic, they are extremely well-suited for applications that have strict power and cost constraints, like RFID tags and ubiquitous computing devices. The PRESENT cipher, which is designed to explicitly tackle the particular difficulties presented by resource-constrained applications, is a noteworthy competitor among the variety of lightweight ciphers.

The PRESENT cipher showed in Figure 1. has 31 rounds, a block length of 64 bits, and key lengths of 80 and 128 bits. It runs on a substitution-permutation network (SP-network). Basic operations like the Add Round Key (ARK) and the S-Box operation (sBoxLayer) are essential to the encryption and decryption procedures within each round of the cipher. These procedures are necessary to apply substitution-permutation functions to the input data and introduce round keys, which enhances the cipher's overall security and effectiveness.



Figure 1: PRESENT block cipher

(SP-network) stands for Substitution-Permutation Network. A cryptographic network topology called a substitution-permutation network showed in Figure 2. uses repeated rounds of replacement and permutation operations to create confusion and diffusion throughout the encryption process. In order to create a safe and effective encryption method, this structure is commonly utilized in contemporary block ciphers.



Figure 2: Substitution-permutation network block

Add Round Key (ARK): This key operation happens during the process of encoding and decoding the Blok cipher. Additionally, xor is a vital component in this operation of combining data with the round key. This way not only the cryptogram becomes more unpredictable but also the chances to decipher it are made lower. Moreover, it is useless for intruders to search hacking devices for this particular cipher, as it will have different ways of cyrption, showed in Figure 3.



Figure 3: Add Round Key transformation

Substitution box operation or S-box operation (sBoxLayer): is a fundamental part of block cipher that carries out substitution using S-boxes whose output will be as the input data. This, in turn, creates non-linearity, and plays into the encryption algorithm's enhanced security and better performance overall. One of the most important points to consider in the overall security and efficiency of the encryption algorithm is the nature of the S-boxes and their performance, as it is showed in Figure 4.



Figure 4: S-box matrix

Lightweight Cryptography: This domain of cryptography concentrates on building cryptography techniques that have strong resource tolerances, especially in terms of hardware complexity of implementation as it is showed in the diagram in Figure 5. While these algorithms are suitable for use in systems with very limited power and cost resources, like RFID tags and embedded sensors, they do not possess high levels of computational abilities.



Figure 5: Design trade-offs for lightweight cryptography

# Methodology

To accomplish the homework assignment, which involves using test vectors, obtaining the S-Box output, coding in VHDL, and implementing on an FPGA with the display showing the letter 'C' as output, the following methodology can be followed:

#### • Test Vector Selection:

Choose the test vectors for the plaintext and the key as the assignment has specified which can have different sizes (64 and 80 bits in this case) for you. They will help in the evaluation of the S-box output and comparing the result with that should be with actual.

#### • S-Box Output Calculation:

Apply the S-Box function of PRESENT box cipher to the selected test vectors. S-Box substitution function is used to perform in the data input and receive the output. Corroborate with the S-Box output that is supposed to be equal to the hexadecimal format 'c' whose length is of 64 bits.

## • VHDL Coding:

Let us create a VHDL code for S-Box operations within PRESENT encryption method. Translate the S-Box substitution function into VHDL code among which could be keeping the same accuracy. Notice the formatting of declaring signals, enumeration, style, in addition to the overall design of the VHDL code.

# • FPGA Implementation:

Use the FPGA board to program it to the VHDL code for the S-Box operation. Such a procedure most commonly is carried out by means of synthizing, mapping, and delivering the appropriate input bitstream for FPGA programming. Arrange for the FPGA being correctly linked and correctly set up for the implementation.

#### • Display Output Configuration:

Program and compose the FPGA so that the output on the displays gets the letter 'C'. This can be realized by mapping the output value which has been set previously for the display segment using a custom logic system to generate recurrent patterns as the desired indications. Check to see if FPGA shows the letter that should be 'C'.

#### • Verification and Testing:

Categorize that the VHDL code has been properly utilized and testing which matters whether or not the FPGA implementation is working. Provide the system testing using the vectors test the output of S-Box ('c') in hexadecimal format matches correctly. C, Test that the letter displays properly on the FPGA output.

# Results and Discussions

The first part of the implementation of the lightweight cipher present: ARK and S-Box in vhdl was to create the code that will be able to carry out all the necessary processes that these methods need. The code can be visualized in figure 6, figure 7 and figure 8.

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
             use IEEE.NUMERIC_STD.ALL;
 4
         口entity tareaados is
口 Port (
 5
                   ity tareaauus is
Port (
   clk : in std_logic;
   reset : in std_logic;
   serial_data : in std_logic; -- Entrada de datos en serie
   serial_input : in std_logic_vector(7 downto 0); -- Datos en serie
   output : out std_logic_vector(63 downto 0);
   display segments : out std_logic_vector(6 downto 0) -- Salida para
10
11
12
                            display_segments : out std_logic_vector(6 downto 0) -- Salida para los segmentos del display
13
14
15
           end tareaados;
         16
17
18
19
20
                    type sbox_array is array(0 to 15) of std_logic_vector(3 downto 0);
constant SBOX : sbox_array :=
    ("0010", "0000", "1000", "0011", "0100", "1001", "0001", "0110",
    "0111", "1010", "1100", "1110", "1101", "1011", "1111", "0101");
21
22
23
24
25
26
                    type p_array is array(0 to 63) of integer;
constant P : p_array :=
                            (0, 16, 32, 48, 1, 17, 33, 49, 2, 18, 34, 50, 3, 19, 35, 51, 4, 20, 36, 52, 5, 21, 37, 53, 6, 22, 38, 54, 7, 23, 39, 55, 8, 24, 40, 56, 9, 25, 41, 57, 10, 26, 42, 58, 11, 27, 43, 59,
27
28
29
30
                             12, 28, 44, 60, 13, 29, 45, 61, 14, 30, 46, 62, 15, 31, 47, 63);
31
32
                    signal state : std_logic_vector(63 downto 0);
                    signal round_keys : round_keys_array;
signal shift_reg : std_logic_vector(79 downto 0);
signal serial_count : integer range 0 to 79 := 0;
33
34
35
```

Figure 6: First part of the code

```
口 begin g
                gen_round_keys: process(clk, reset)
39
40
                      if rising_edge(clk) then
   if reset = '1' then
     round_keys(0) <= (others => '0');
       串中
41
42
43
44
45
46
47
                                  round_keys(0) <= shift_reg(63 downto 0);
for i in 1 to ROUND_COUNT loop</pre>
                                       round_keys(i) <= round_keys(i-1) xor (round_keys(i-1)(59 downto 0) & round_keys(i-1)(63 downto 61));
                      end if;
end if;
48
49
50
                end process gen_round_keys;
51
52
53
54
55
       占
                process(clk, reset)
                      variable output_sbox : std_logic_vector(63 downto 0);
variable output_p : std_logic_vector(63 downto 0);
                begin
56
57
58
59
60
61
                      if rising_edge(clk) then
       官中中中自
                           if reset = '1' then
    state <= (others => '0');
                                  -- Lectura en serie del dato de entrada
if serial_data = '1' then
                                       shift_reg <= shift_reg(71 downto 0) & serial_input;
if serial_count < 79 then
    serial_count + 1;</pre>
62
63
64
65
66
                                        else
                                             serial_count <= 0;
                                        end if;
67
68
                                  end if;
69
70
                                  -- Ronda inicial: AddRoundKey.
71
72
73
74
75
                                 state <= state xor round_keys(0);</pre>
                                  -- Capa S-Box y pLayer.
for i in 0 to 15 loop
                                       output_sbox(i*4 + 3 downto i*4) := SBOX(to_integer(unsigned(state(i*4 + 3 downto i*4))));
                                  end loop;
```

Figure 7: Second part of the code

```
state <= output_p;

state <= output_output <= state xor round_key.

output <= state;

end if;

end if;

end process;

end Behavioral;
```

Figure 8: Third part of the code

The steps for the creation of the code are the following:

#### 1. Library and Entity Declaration:

• The VHDL code begins with library and entity declarations. Necessary libraries are included, and the entity "tareaados" with its input and output ports is defined.

# 2. Constants and Data Types:

 Constants and data types used in the design are declared in this section. Constants such as ROUND COUNT, SBOX, P, and data types like round keys array, sbox array, and p array are defined.

#### 3. Signal Declarations:

• Internal signals of the design, such as state, round keys, shift reg, and serial count, are defined in this section. These signals are used for storing information and facilitating processing.

#### 4. Round Keys Generation Process (gen\_round\_keys):

• This process generates the round keys required for the encryption algorithm. It computes the round keys based on the original key and previous round keys.

#### 5. Main Process (process(clk, reset)):

• This process controls the main functionality of the design on each rising clock edge. It handles serial data manipulation, applies the encryption function, and generates the output.

## 6. Encryption Operations:

• Encryption operations, including S-Box layer and pLayer permutation, as well as round key addition, are implemented in this part of the code.

#### 7. Display Visualization:

• Example section demonstrating how the output could be visualized on a seven-segment display using the *display\_segments* signal. Basic configuration for displaying the letter 'C' is provided.

In order to run this code were used an FPGA card, specifically the 10M50DAF484C7G card. This configuration is observed in figure 9 and also the Quartus configuration for this card in figure 10.



Figure 9: FPGA



Figure 10: Quartus configuration

For the configuration of the FPGA were use a tool of the software named pin planner option that help the development environment offers to be able to link the inputs and outputs to specific pins on the card.

The total of pins were 82, as it is showed in Figure 11.

| tatu     | From              | То                      | Assignment Name   | Value   | Enabled | Entity | Comment | Tag | • |
|----------|-------------------|-------------------------|-------------------|---------|---------|--------|---------|-----|---|
| 66 🗸     |                   | output[17]              | Location          | PIN_D17 | Yes     |        |         |     |   |
| 67 🗸     |                   | output[16]              | Location          | PIN_D18 | Yes     |        |         |     |   |
| 68 🗸     |                   | output[15]              | Location          | PIN_D19 | Yes     |        |         |     |   |
| 69 🗸     |                   | output[14]              | Location          | PIN_D21 | Yes     |        |         |     |   |
| 70 🗸     |                   | output[13]              | Location          | PIN_D22 | Yes     |        |         |     |   |
| 71 🗸     |                   | output[12]              | Location          | PIN_E1  | Yes     |        |         |     |   |
| 72 🗸     |                   | utput[11]               | Location          | PIN_E3  | Yes     |        |         |     |   |
| 73 🗸     |                   | utput[10]               | Location          | PIN_E4  | Yes     |        |         |     |   |
| 74 🗸     |                   | ut output[9]            | Location          | PIN_E6  | Yes     |        |         |     |   |
| 75 🗸     |                   | Support output[8]       | Location          | PIN_E8  | Yes     |        |         |     |   |
| 76 🗸     |                   | ut output[7]            | Location          | PIN_E9  | Yes     |        |         |     |   |
| 77 🗸     |                   | <sup>™</sup> output[6]  | Location          | PIN_E10 | Yes     |        |         |     |   |
| 78 🗸     |                   | substant output[5]      | Location          | PIN_E11 | Yes     |        |         |     |   |
| 79 🗸     |                   | °ut output[4]           | Location          | PIN_E12 | Yes     |        |         |     |   |
| 80 🗸     |                   | <sup>™</sup> output[3]  | Location          | PIN_E13 | Yes     |        |         |     |   |
| 81 🗸     |                   | <sup>3t</sup> output[2] | Location          | PIN_E14 | Yes     |        |         |     |   |
| 82 🗸     |                   | <sup>™</sup> output[1]  | Location          | PIN_E15 | Yes     |        |         |     |   |
| 83       | < <new>&gt;</new> | < <new>&gt;</new>       | < <new>&gt;</new> |         |         |        |         |     | ~ |
| 8        |                   |                         |                   |         |         |        |         |     |   |
| <b>P</b> |                   |                         |                   |         |         |        |         |     |   |

Figure 11: Pin Planner

We can also observe all the pins we used in the FPGA in figure 12.



Figure 12: Top View of the Card

The register transfer level with the RTL viewer option in Quartus can be observed in figure 13.



Figure 13: RTL Viewer

The technology map viewer using the tool with the same name can also be observed in figure 14.



Figure 14: Technology map viewer

As a result of the homework and the correct used of the software, we obtained the following result when we compiled the code and ran it, the output is showed in Figure 15.



Figure 15: Output of the display

In this homework were some limitations during the development of this work, among them not having a physical card to be able to run the code on it. Even so, what were expected to see on the 7-segment display, which is the letter C, we can see perhaps not physically on the card display but printed as an output in binary format on the console.

# Conclusions

In conclusion, this assignment offers an immersive journey into the realms of cryptography and digital design, spiced up with the use of dynamic software tools like VHDL and Quartus. It is like taking an active exploration from understanding how cryptographic algorithms function to executing them on tangible hardware.

With the guide provided, we were embark on the process of selecting test vectors, delving into the intricacies of S-Box operations, and then engaging in VHDL coding. It is asking to translating codes into a language that computers comprehend. And with Quartus in the mix, they can materialize these codes into tangible reality programming FPGAs feels like wielding potent tools.

Also, it is not merely about coding and manipulating interfaces. There's an abundance of testing and fine tuning involved to ensure seamless operation. It being an astute investigator, corroborating whether the S-Box outputs align with expectations and ensuring the FPGA emits the letter 'C' in binary code as intended.

Furthermore, the integration of the Lightweight Cipher PRESENT adds an extra layer of depth to the assignment. The PRESENT cipher, with its efficient and secure design, utilizes the ARK operation to introduce key material and the S-Box substitution to introduce confusion in the encryption process. By incorporating PRESENT into the assignment, students gain insights into practical implementation of lightweight ciphers in resource constrained environments, further enriching their learning experience.

Finally, this assignment is not just about learning it is an adventurous dive into the vibrant world where theory converges with practice, and where software and hardware collaborate harmoniously to get into cryptographic terms.

# **Bibliography**

Lightweight cryptography (LWC). (s/f). Uwaterloo. Ca. Recuperado el 15 de marzo de 2024, de <a href="https://www.ca/communications-security-lab/lwc">https://www.ca/communications-security-lab/lwc</a>

What is S-Box Substitution? (s/f). Tutorialspoint.com. Recuperado el 15 de marzo de 2024, de https://www.tutorialspoint.com/what-is-s-box-substitution

Daemen, J., Rijmen, V. (2002). The Design of Rijndael: AES - The Advanced Encryption Standard. Springer, Berlin, Heidelberg.

Knudsen, L. R., Robshaw, M. J. B. (2011). The Block Cipher Companion. Springer, New York, NY.

Bogdanov, A., Knudsen, L. R., Leander, G., Paar, C., Poschmann, A., Robshaw, M. J., Seurin, Y. (2007). PRESENT: An ultra-lightweight block cipher. In International Workshop on Cryptographic Hard-

ware and Embedded Systems (pp. 450-466). Springer, Berlin, Heidelberg.